- Raspberry Pi & Accessories
- Raspberry Pi Kits
- Raspberry Pi Board
- Raspberry Pi Case
- Raspberry Pi Came
- Raspberry Pi Accessories
74LS02 74AHS02 7402 Quad 2-input NOR gate in Pakistan
74LS02 74AHS02 7402 Quad 2-input NOR gate in Pakistan
74LS02 74AHS02 7402 Quad 2-input NOR gate in Pakistan
Package Includes:
- 1 x 74LS02 74AHS02 7402 Quad 2-input NOR gate in Pakistan
Related products
- 74LS And 74HC Series IC
7404 74LS04 74HC04 Hex Inverter IC in Pakistan
0 out of 5(0)The 7404 is a triple-buffered inverter. It has high noise immunity and the ability to drive 10 LS-TTL loads. The 74HC logic family is functionally as well as pin-out compatible with the standard 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to VCC and ground.
SKU: D2004 - 74LS And 74HC Series IC
74238 SN74HC238N 74HC238 74LS238 DIP 16 Pin IC in Pakistan
0 out of 5(0)These are high-speed silicon-gate CMOS decoders well suited to memory address decoding or data-routing applications. Both circuits feature low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low-power Schottky TTL logic. Both circuits have three binary select inputs (A0, A1, and A2). If the device is enabled, these inputs determine which one of the eight normally high outputs of the HC/HCT138 series goes low or which of the normally low outputs of the HC/HCT238 series go high. Two active low and one active high enables (E1, E2, and E3)are provided to ease the cascading of decoders. The decoder’s eight outputs can drive ten low-power Schottky TTL equivalent loads.
SKU: D2021 - 74LS And 74HC Series IC
74HC165 Parallel To Serial 8 Bit Shift Register IC in Pakistan
0 out of 5(0)The 74HC165 is a high-speed Si-gate CMOS device and is pin-compatible with low-power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC165 are 8-bit parallel-load or serial-in shift registers with complementary serial outputs (Q7 and Q7) available from the last stage. When the parallel load (PL) input is LOW, parallel data from the D0 to D7 inputs are loaded into the register asynchronously. When PL is HIGH, data enters the register serially at the Ds input and shifts one place to the right (Q0 –> Q1 –> Q2, etc.) with each positive-going clock transition. This feature allows parallel-to-serial converter expansion by tying the Q7 output to the DS input of the succeeding stage. The clock input is a gated-OR structure that allows one input to be used as an active LOW clock enable (CE) input. The pin assignment for the CP and CE inputs is arbitrary and can be reversed for layout convenience. The LOW-to-HIGH transition of input CE should only take place while CP is HIGH for predictable operation. Either the CP or the CE should be HIGH before the LOW-to-HIGH transition of PL to prevent shifting the data when PL is activated.
SKU: D2016 - 74LS And 74HC Series IC
74LS283 in Pakistan
0 out of 5(0)These full adders perform the addition of two 4-bit binary
numbers. The sum (R) outputs are provided for each bit and
the resultant carry (C4) is obtained from the fourth bit.
These adders feature a full internal look ahead across all four
bits. This provides the system designer with a partial lookahead
performance at the economy and reduced package
count of a ripple-carry implementation.SKU: D2018
Reviews
There are no reviews yet